Skip to main content

Parallel Self Timed Fast Adder

Potential Commercialised fa-solid fa-cart-arrow-down violet
Reg. ID : 16705
Comments

Description

A parallel self-timed adder (pasta) is disclosed. It is based on recursive formulation and uses only half adders for performing multi-bit binary addition. Theoretically the operation is parallel for those bits that do not need any carry chain propagation. Thus the new approach attains logarithmic performance without any special speed-up circuitry or look-ahead schema. The corresponding CMOS implementation of the design along with completion detection unit is also presented. The design is regular and does not have any practical limitations of fan-ins or fan-outs or complex interconnections. Thus it is more suitable for adoption in fast adder implementation in high-performance processors. The performance of the implementation is tested using spice circuit simulation tool by linear technology. Simulation results show its superiority over cascaded circuit adders. A constant time carry propagation is also achieved using the proposed implementation by tuning the CMOS parameters.

Contact Person/Inventor

Name Email Contact Phone
Um Centre Of Innovation And Enterprise (Umcie) umcie@um.edu.my 013-2250151 / 03-79677351

Intellectual Property

Type of IP Registration ID
1 Patent Filed PI2020002584

Award

Award Title Award Achievement Award Year Received
0 0 0

Comment

LOG IN or REGISTER to post comments.

Star Rating

Star Rating
No votes yet

Contact Form